eepalms / gem5-newcache
New Cache implementation using Gem5
☆13Updated 10 years ago
Alternatives and similar repositories for gem5-newcache:
Users that are interested in gem5-newcache are comparing it to the libraries listed below
- ☆35Updated 4 years ago
- Gem5 implementation of "InvisiSpec", a defense mechanism of speculative execution attacks on cache hierarchy.☆59Updated 4 years ago
- Streamline Covert Channel Attack (presented in ASPLOS'21)☆19Updated 4 years ago
- CleanupSpec (MICRO-2019)☆17Updated 4 years ago
- Data-centric defense mechanism against Spectre attacks. (DAC'19)☆11Updated 5 years ago
- A behavioural cache model for analysing the cache behaviour under side-channel attack.☆22Updated 6 months ago
- The artifact for SecSMT paper -- Usenix Security 2022☆27Updated 2 years ago
- MIRAGE (USENIX Security 2021)☆12Updated last year
- ☆11Updated 2 years ago
- Proof of concept code for the BranchSpec exploit.☆9Updated 2 years ago
- ☆23Updated 2 years ago
- Hands on with side-channels: a tutorial on covert-channels built using shared CPU resources. Three different covert-channel implementatio…☆44Updated 5 years ago
- ☆19Updated 2 years ago
- Reload+Refresh PoC☆14Updated 5 years ago
- ☆18Updated 2 years ago
- This repository provides Pensieve, a security evaluation framework for microarchitectural defenses against speculative execution attacks.☆21Updated last year
- ☆12Updated 4 years ago
- ☆18Updated 6 years ago
- Library for Prime+Probe cache side-channel attacks on L1 and L2☆31Updated 4 years ago
- HW interface for memory caches☆26Updated 4 years ago
- Security Test Benchmark for Computer Architectures☆20Updated last month
- This repository contains source code and experimental data of multiple cache side-channel attacks on Intel x86 architecture.☆49Updated 5 years ago
- Experiments for gem5art paper☆9Updated 3 years ago
- The open-source component of Prime+Scope, published at CCS 2021☆30Updated last year
- Artifact, reproducibility, and testing utilites for gem5☆21Updated 3 years ago
- Code to evaluate XLATE attacks as well existing cache attacks.☆30Updated 6 years ago
- Test suite containing a reproduction of all major transient-execution attacks in RISC-V and CHERI-RISC-V assembly☆14Updated 3 years ago
- ☆11Updated 5 years ago
- Data oblivious ISA prototyped on the RISC-V BOOM processor.☆21Updated 2 years ago
- ☆16Updated 4 years ago